## DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING UNIVERSITY OF BARISAL ### FINAL EXAMINATION-2024 Course Title: Computer Architecture and Organization Time: 3 hours b): Course Code: CSE-2203 2nd Year, 2nd Semester, Session Marks: 60 Answer any Five (5) Questions from the followings. How to determine the performance of a processor? Differentiate between SRAM and DRAM. 4 Write short notes on the following: 13 Hit time Miss penalty Analyze the step(s): (i) no interrupt, (ii) interrupt pending. The ENIAC was a decimal muchine, where a register was represented by a ring of 10 vacuum tubes. At any time, only one vacuum tube was in the ON state, representing one of the 10 digits. Assuming that ENIAC had the capability to have multiple vacuum tubes in the ON and OFF state simultaneously, why is this representation "wasteful" and what range of integer values could we represent using the 10 vacuum tubes? Show the Asynchronous timing diagram for system bus Read/Write cycle. Analyze the concept of "Write Back" in order to avoid the bottleneck of "Write 3) Through" Let's design a cache of 64kByte. Main memory is 16Mbytes. Cache block is 4 bytes (2 8 bit word identifier) and rest of bits is block identifier. Use the concept of direct mapping address. What are the differences among direct mapping, associative mapping and set-associative 14 Assume that there are three (03) small caches, each consisting of eight (08) one-word blocks. One cache is fully associative, a second is two-way set associative, and third is direct mapped. Now, find the number of misses for each cache organization given the following sequence of block address 0, 8, 0, 6, 8 c) List and briefly define three (03) techniques for performing I/O. 3 A computer has a 256 KByte, 4-way set associative, write back data cache with block size of 32 KBytes. The processor sends 32-bit addresses to the cache controller. Fach cache tag directory entry contains, in addition to address tag, 2 valid bits, 1 modified bit and I replacement bit. Find the number of bits in the tag field for an address. Von Neumann computer architecture is the basic computer architecture for the modern computer. Explain this. Describe the multiplexed bus with advantages and disadvantages. 4 d) Describe the necessity of I/O modules? In Direct Memory Access (DMA) operation, describe about "Cycle Stealing" ta). 6 Describe O/S as a resource manager in I/O controller Consider a magnetic disk drive with 8 surfaces, 512 tracks per surface, and 64 sectors per track. Sector size is 1 KB. The average seek time is 8 ms, the track-to-track access per track. Sector and the drive rotates at 3600 rpm. Successive tracks in a cylinder can be read without head movement. i) What is the disk capacity? ii) What is the burst transfer rate? (3) Estimate the time required to transfer a 5-MB file. Briefly describe the data processing and data movement functions of computer. Briefly describe the instruction cycle of program execution. Define pipelining. Show the timing diagram of pipelining. Explain Processor with an accumulator register Explain Processing and data movement functions of computer. Briefly describe the data processing and data movement functions of computer. 2) ## DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING UNIVERSITY OF BARISAL # FINAL EXAMINATION-2021 Course Title: Computer Architecture and Organization Course Code: CSE-2203 2nd Year, 2nd Scmester, Session: 2019-20 | rime | : 3 ho | Marks: | 60 | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | imic | . 5 110 | Answer any Five (5) Questions from the followings. | | | | | Answer any rive (3) Questions | 4 | | 1. | 20 | Differentiate between SRAM and DRAM. | | | | b) | Explain Moor's Law in Computer architecture. | 4 | | | | Regarding Cache design, write short notes on the following: | 4 | | | | D III d | | | | ٠. | · ii) Miss penalty | | | 2. | a) | In interrupt handler, analyze the step(s): (i) no interrupt, (ii) interrupt pending. | 4 | | | John The State of | How much memory space 8080 will provide that has 16 bit address bus ? | 4 | | | c) | Describe with figure: Asynchronous timing diagram for system bus Read/Write | 6 | | | - 12 | cycle. | | | 3. | a) | Analyze the concept of "Write Back" in order to avoid the bottleneck of "Write | 4 | | | 4 | Through". | | | | (6) | Let's design a cache of 64kByte. Main memory is 16Mbytes. Cache block is 4 | 8 | | | | bytes (2 bit word identifier) and rest of bits is block identifier. Use the concept of direct mapping address. | | | 4. | a) | Fr. bi assessment mapping and set- | 4 | | | 1.1 | associative mapping? | | | | D) | Assume that there are three (03) small caches, each consisting of eight (08) one- | 5 | | | | word blocks. One cache is fully associative, a second is two-way set associative, and third is direct mapped. Now, find the number of misses for each cache | | | | | organization given the following sequence of block address: | | | | | 0, 8, 0, 6, 8 | | | | c) | List and briefly define three (03) techniques for performing I/O. | 3 | | 5. | a) | Explain the performance of a processor. | 3 | | | c) | Von Neumann computer architecture is the basic computer architecture for the | 5 | | | | modern computer. Explain this. | | | | d) | Describe the multiplexed bus with advantages and disadvantages. | 4 | | 6. | a) | Describe the necessity of I/O modules? | 2 | | | b) | In Direct Memory Access (DMA) operation, describe about "Cycle Stealing" | 6 | | | c) | Describe O/S as a resource manager in I/O controller. | 4 | | 7. | - | P. Cl. 1 | | | | a) | By Showing the major components of a CPU, briefly describe how a CPU works. | 2 | | | b) | Distinguish between RISC and CISC processor. | 2 8 | | | c) | How Stack is organized in CPU? With proper block diagram, describe following | 8 | | | | types of stack: (i) Register and (ii) Memory Stack. | | | 8. | a) | Describet | 3 | | | b) | Describe how an assembler works with its two phases. | 4 | | | 0) | Distinguish between 0-addresses, 2-addresses, 3-addresses instruction with the | - | | | b) | example $a = b + c$ . | | | | U) | While two short notes from the below: | 5 | | | | i) Op-code, ii) Machine Language, iii) Vector Processor. | | ## DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING UNIVERSITY OF BARISAL FINAL EXAMINATION-2021 Course Title: Computer Architecture and Organization Course Code: CSE-2203 2<sup>nd</sup> Year, 2<sup>nd</sup> Semester, Session: 2017-18 Time: 3 hours Marks: 60 | Answer any Five (5) Questions from the followings. | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 1. a) Explain Moor's Law in Computer architecture. Differentiate between SRAM and DRAM. Ch-5 (Internal Methods) i) Hit time ii) Miss penalty | 4 4 4 | | 2, a) Analyze the step(s): (i) no interrupt, (ii) interrupt pending. 8080 has 16 bit address bus. Then how much memory space it will provide? C) Show the Asynchronous timing diagram for system bus Read/Write cycle. | 4<br>2<br>6 | | Analyze the concept of "Write Back" in order to avoid the bottleneck of "Write Through". Let's design a cache of 64kByte. Main memory is 16Mbytes. Cache block is 4 bytes (2 bit word identifier) and rest of bits is block identifier. Use the concept of direct mapping address. | 8 | | What are the differences among direct mapping, associative mapping and set-associative mapping? b) Assume that there are three (03) small caches, each consisting of eight (08) one-word blocks. One cache is fully associative, a second is two-way set associative, and third is direct mapped. Now, find the number of misses for each cache organization given the following sequence of block address: | 5 | | 0, 8, 0, 6, 8 | | | c) List and briefly define three (03) techniques for performing I/O. | 3 | | Explain the performance of a processor. Von Neumann computer architecture is the basic computer architecture for the modern computer. Explain this. Describe the multiplexed bus with advantages and disadvantages. | 3<br>5<br>4 | | <ul> <li>a) Describe the necessity of I/O modules?</li> <li>b) In Direct Memory Access (DMA) operation, describe about "Cycle Stealing"</li> <li>c) Describe O/S as a resource manager in I/O controller.</li> </ul> | 2<br>6<br>4 | | What is instruction? Mention the elements of an instruction. Briefly describe the data processing and data movement functions of computer. Briefly describe the instruction cycle of program execution. | 4<br>3<br>5 | | Distinguish between 0-addresses, 2-addresses, 3-addresses instruction with the example $a = b + c$ . Explain the trade-off (more or less) of the number of addresses for instruction. | 6 | # DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING ## FINAL EXAMINATION-2020 Course Title: Computer Architecture and Organization 24,09,7 2<sup>nd</sup> Year, 2<sup>nd</sup> Semester; Session: 2018-19 Time: 3 hours Answer any Five (5) Questions from the followings. Marks: 60 1. 2) The ENIAC was a decimal machine, where a register was represented by a ring of 10 vacuum [6] tubes. At any time, only one vacuum tube was in the ON state, representing one of the 10 digits. Assuming that ENIAC had the capability to have multiple vacuum tubes in the ON and OFF state simultaneously, why is this representation "wasteful" and what range of integer values could we Explain Moor's Law in Computer architecture. , Distinguish between computer architecture and computer organization., [3] [3] 2. Non Neumann computer architecture is the basic computer architecture for the modern computer. [3] b) While processor power has raced ahead at breakneck speed, other critical components of the computer have not kept up. The result is a need to look for performance balance: an adjusting of the organization and architecture to compensate for the mismatch among the capabilities of the various components. Nowhere is the problem created by such mismatches more critical than in the interface between processor and main memory. Onebyzeno Babea There are a number of ways that a system architect can attack this problem, all of which are reflected in contemporary computer designs. Analyse to solve these mismatch between processor Instruction processing consists of two steps: The processor reads (fetches) instructions from memory one at a time and executes each instruction. Program execution consists of repeating the process of instruction fetch and instruction execution. Distinguish between fetch cycle and instruction cycle with suitable figures. 3. a) Interrupts are provided primarily as a way to improve processing efficiency. For example, most external devices are much slower than the processor. Describe with figure(s) for the following: (a) No interrupt, b) short I/O wait interrupt, c) long I/O wait interrupt. b) Distinguish between traditional bus architecture and high performance bus architecture. Discuss with figures: Timing of Asynchronous Bus Operations [4] [5] Discuss about the memory hierarchy and typical cache organization. What are the differences among direct mapping, associative mapping, and set-associative [4] [3] Discuss the features of Synchronous DRAM (SDRAM). [5] [6] [6] a) Write notes on associative mapping function related to cache memory. b) Draw and explain the block diagram of the hardware for implementing the addition and Good Luck!!! How can you classify computer instructions? Explain your idea about logical and bit manipulation [3] [5] [4] What is the purpose of using addressing mode techniques in computer? instruction. Explain interrupt driven I/O technique.